

# GPIHI10ICDF68

#### GaN Power IC in DFN6x8 Package

#### Preliminary Datasheet version: 1.2





#### <u>Features</u>

| <b>BV</b> <sub>dss</sub> | R <sub>dson</sub> | Vbus |
|--------------------------|-------------------|------|
| 900V                     | 120 mΩ            | 650V |

- Edge-triggered high-side power IC
- Small transformer isolation
- Low Rds and high dv/dt capability
- Extremely low input capacitance
- Fast switching and Low Profile

#### **Applications**

- High-side switch in switching power applications
- Power adapters and power delivery chargers
- Start-up procedure: Please set Vdd to be a normal operation
  voltage (e.g., 6.5V) before turning on the high voltage power supply or applying high voltage to the drain.
  Vdd is the power supply for the internal gate driver in our GaN Power IC. Only when a normal operation voltage (e.g., 6.5V) is applied to Vdd, will the internal driver and GaN HEMT work properly.
- Application configuration: Edge triggered Vin1 and Vin2 pulses control the Vgs on/off. Device turn-on is achieved when Vin2 is edge-triggered and device turn-off is achieved when Vin1 is edge-triggered.

#### **Description**

These devices are power IC based on 650V Power GaN HEMTs using proprietary (US patent issued) E-mode GaN on silicon technology. The gate driver is integrated with the main power transistor resulting in fast switching, high system power density and low cost. Edge triggering narrow pulse is used to control device turn-on/off. This results in high noise immunity and a small and inexpensive transformer for isolation and level shifting for the



high-side switch in a half bridge application.

# **Device Characteristics**

| Basic Parameters      |                     |                                                         |                                                                                             | Test data |         |     |      |
|-----------------------|---------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------|---------|-----|------|
|                       | Parameters          |                                                         | Conditions                                                                                  | Min       | Typical | Мах | Unit |
| 1                     | BV <sub>dss</sub>   | Drain-Source breakdown voltage                          | V <sub>dd</sub> = 6.5V<br>I <sub>d</sub> =10μA<br>V <sub>in1</sub> = 1 pulse<br>(100-300ns) |           | 900     |     | V    |
| 2                     | l <sub>dss</sub>    | Zero gate voltage drain current,<br>$T_c = 25^{\circ}C$ | $V_{dd}$ = 6.5V<br>$V_{ds}$ = 900V<br>$V_{in1}$ = 1 pulse<br>(100-300ns)                    |           | 2.5     |     | μΑ   |
| 3                     | R <sub>dson</sub>   | Static drain-source on resistance, $T_c = 25^{\circ}C$  | V <sub>dd</sub> = 6.5V<br>V <sub>in2</sub> = 1 pulse<br>(100-300ns)                         |           | 120     | 130 | mΩ   |
| 4                     | $V_{dd}$            | Drive supply voltage                                    |                                                                                             | 5         | 6.5     | 8   | V    |
| 5                     | l <sub>dd</sub>     | Driver supply current                                   | V <sub>dd</sub> = 6.5V                                                                      |           | 3       | 4   | mA   |
| 6                     | $V_{in1}$           | Turn-off narrow triggering pulse                        | Pulse width<br>100-300ns                                                                    | 2.5       | 5       | 8   | V    |
| 7                     | $V_{in2}$           | Turn-on narrow triggering pulse                         | Pulse width<br>100-300ns                                                                    | 2.5       | 5       | 8   | V    |
| Switching Performance |                     |                                                         | Test data                                                                                   |           |         |     |      |
|                       | Parameters          |                                                         | Conditions                                                                                  | Min       | Typical | Мах | Unit |
| 1                     | t <sub>d(on)</sub>  | Turn-on delay time                                      | V <sub>ds</sub> =400V                                                                       |           | 20      |     | ns   |
| 2                     | t <sub>r</sub>      | Rise time                                               | I <sub>d</sub> =1A                                                                          |           | 50      |     | ns   |
| 3                     | t <sub>d(off)</sub> | Turn-off delay time                                     | V <sub>in1/2</sub> =5V                                                                      |           | 5       |     | ns   |
| 4                     | t <sub>f</sub>      | Fall time                                               | $V_{dd}$ =6.5V                                                                              |           | 29      |     | ns   |



#### **Electrical Performance**







DPT test:  $V_{bus}$  = 400V (100kHz),  $V_{in1}/V_{in2}$  pulse width = 100ns, R-load = 500 $\Omega$ 



## LTSpice Simulation (DPT with L-load)







Half-bridge buck at  $V_{bus}$  = 400V (100kHz), R-load = 350 $\Omega$ 



#### Internal Schematic and waveforms





## Typical Application Circuit (Conceptual)





## Package Information





#### **GaN HEMT Frequently Asked Questions**

| 1 | Q: Can we do pin to pin switch for silicon MOSFET or IGBT?                                      |  |  |  |  |  |  |
|---|-------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|   | A: The short answer is no. GaN HEMT power devices are far superior than the best silicon        |  |  |  |  |  |  |
|   | devices such as super junction MOSFETs. However, due to different requirements of gate          |  |  |  |  |  |  |
|   | driving voltage and extremely high dv/dt slew rate, special drivers and optimized PCB layouts   |  |  |  |  |  |  |
|   | are recommended to minimize the impact from circuit parasitics. Some packaging forms such       |  |  |  |  |  |  |
|   | as GaNPower's DFN packaged devices offer both sense and force for the source terminal.          |  |  |  |  |  |  |
|   | Also, for traditional TO220 packages, please be advised that the pins are arranged as Gate –    |  |  |  |  |  |  |
|   | Source -Drain, and the thermal pad is connected to the source instead of drain.                 |  |  |  |  |  |  |
| 2 | Q: Are GaN power devices reliable?                                                              |  |  |  |  |  |  |
|   | A: GaN power HEMTs have been tested by GaNPower and many other vendors, users and               |  |  |  |  |  |  |
|   | testing facilities to be as reliable (if not better than) silicon counterparts.                 |  |  |  |  |  |  |
| 3 | Q: How do GaN power devices compare with SiC?                                                   |  |  |  |  |  |  |
|   | A: Currently GaN power HEMT devices are most suitable for low to medium voltage (≤1200V)        |  |  |  |  |  |  |
|   | and power (<50KW) applications.                                                                 |  |  |  |  |  |  |
| 4 | Q: Do we need to parallel an FRD for applications such as inverters?                            |  |  |  |  |  |  |
|   | A: GaN devices are different from silicon MOSFET or IGBT in that they have no inherent PN       |  |  |  |  |  |  |
|   | junction diodes that cause reverse recovery issue. User do not need to parallel an FRD for the  |  |  |  |  |  |  |
|   | purpose of suppressing the body diode reverse recovery effect, since GaN HEMT can operate       |  |  |  |  |  |  |
|   | in both first and third quadrants. However, care should be taken for the dead time power loss   |  |  |  |  |  |  |
|   | since the Vsd voltage of GaN HEMT is usually close to 2V. This is especially true when a        |  |  |  |  |  |  |
|   | negative gate voltage is applied.                                                               |  |  |  |  |  |  |
| 5 | Q: Can we parallel GaN HEMT devices?                                                            |  |  |  |  |  |  |
|   | A: Yes, GaN HEMT is ideal for paralleling, due to the positive temperature coefficient of Rdson |  |  |  |  |  |  |
|   | and slightly positive temperature coefficient of threshold voltage.                             |  |  |  |  |  |  |